https://doi.org/10.7567/1882-0786/aaeedd

## Stability of diamond/Si bonding interface during device fabrication process



Jianbo Liang<sup>1\*</sup>, Satoshi Masuya<sup>2</sup>, Seongwoo Kim<sup>3</sup>, Toshiyuki Oishi<sup>2</sup>, Makoto Kasu<sup>2</sup>, and Naoteru Shigekawa<sup>1</sup>

<sup>1</sup>Department of Physical Electronics and Informatics, Graduate School of Engineering, Osaka City University, Sugimoto 3-3-138 Sumiyoshi-ku, Osaka 558-8585, Japan

<sup>2</sup>Department of Electrical and Electronic Engineering, Saga University, Honjo-machi 1, Saga 840-8502, Japan

<sup>3</sup>Adamant Namiki Precision Jewel Co., Ltd, Shinden 3-8-22 Adachi-ku, Tokyo 123-8511, Japan

\*E-mail: liang@elec.eng.osaka-cu.ac.jp

Received October 5, 2018; accepted November 2, 2018; published online November 26, 2018

Diamond/Si bonding interface with an entire contact area and high thermal stability is achieved by surface activated bonding method. The fabrication of diamond field-effect transistors (FETs) on the diamond bonded to Si is demonstrated. The FET exhibits clear saturation and pinch-off characteristics. A 5 nm thick  $Si_xC_{x-1}$  layer was formed at the interface with annealing at 1000 °C. The layer was formed by the inter-diffusion of carbon and Si atoms near the bonding interface, which plays a role of residual stress relaxation between diamond and Si. These results suggest that diamond/Si heterostructures are applicable for combining diamond devices with Si LSI. © 2018 The Japan Society of Applied Physics

iamond is an excellent semiconductor material with an ultra-wide band gap (5.47 eV) and possesses such as high carrier mobility  $(4500 \text{ cm}^2 \text{ V}^{-1} \cdot \text{s} \text{ for elec-}$ tron and  $3800 \text{ cm}^2 \text{ V}^{-1} \cdot \text{s}$  for hole),<sup>1)</sup> high saturation velocity  $(1.5 \times 10^7 \, \text{cm s}^{-1} \text{ for electron and } 1.05 \times 10^7 \, \text{cm s}^{-1} \text{ for}$ hole), high chemical inertness, and the highest electrical breakdown field strength  $(>10 \text{ MV cm}^{-1})$  among semiconductor materials.<sup>2)</sup> Therefore, diamond is the best potential candidate as the next generation semiconductor material for high power and high frequency electronic devices. Furthermore, Johnson's figure of merit exhibits that RF power capability of diamond is 3 times higher than that of SiC.<sup>3)</sup> Additionally, diamond which possesses the highest thermal conductivity among materials, higher than GaN and SiC, is the most promising material as a superior heat spreading substrate for power devices.

Single-crystal diamond (SCD) with high quality is necessary for the practical application of diamond devices. However, large SCD is difficult to be obtained by the high pressure high temperature (HPHT) method, which limits the development of diamond device technology. SCD is currently limited to an area of  $8 \times 8 \text{ mm}^2$ , which is much smaller than Si (450 mm in diameter). It is necessary to have a minimum size in 2 inches for fabricating diamond devices using current semiconductor production line. The combination of SCD and Si would be a very effective approach for fabricating diamond-based power devices using Si process facilities and the integration of diamond devices and Si LSI with various functions on the same substrate. It has been reported that the bonding of SCD and Si was performed using an Au intermediate layer for the heat dissipation of power device.<sup>4)</sup> However, the bonding interface with a metal layer is not suitable for high frequency application and is difficult to withstand the process of diamond device fabrication.

The direct bonding of dissimilar materials at room temperature has been achieved by surface activated bonding (SAB) technique. SAB was used for fabricating a variety of heterostructures such as GaAs/Si,<sup>5)</sup> 4H-SiC/Si,<sup>6)</sup> GaAs/SiC,<sup>7)</sup> and GaAs/GaN,<sup>8)</sup> heterostructures. The direct bonding of SCD and Si by SAB was demonstrated by J. Liang et al.<sup>9)</sup> In the previous paper, diamond/Si bonding interface with full contact area and high thermal stability were not achieved. Although the heating of the bonding samples is not required during SAB process, a high temperature of about 1000 °C

lasting long time is necessary for the diamond epitaxial growth.<sup>10,11)</sup> A much large lattice mismatch between diamond (a = 3.57 Å) and Si (a = 5.43 Å) makes the thermal stability of diamond/Si bonding interface difficult. The thermal stability and reliability of the bonding interface are very important for fabricating diamond device and combining diamond device with Si LSI.

In this letter, we report the fabrication of diamond/Si bonding interface with an entire area of  $4 \times 4 \text{ mm}^2$  and demonstrate the fabrication of diamond field-effect transistors (FETs) on diamond bonded to Si. The electrical properties of the FETs were characterized by measuring their current– voltage (*I–V*) characteristics. The thermal stability of the bonding interface was tested at 1000 °C in N<sub>2</sub> gas ambient pressure. The bonding interface was investigated by transmission electron microscopy (TEM) observation and the C1s and Si 2p spectra of diamond/Si bonding interface without and with annealing at 1000 °C after removing Si by mechanical polishing and wet etching using KOH solution at 50 °C were characterized by X-ray photoelectron spectroscopy (XPS).

Figure 1 shows a schematic of the diamond FET fabrication process on diamond bonded to Si. A HPHT synthetic Ib type (100) SCD with a size of  $4 \text{ mm} \times 4 \text{ mm} \times 0.55 \text{ mm}$  was bonded to a n-Si (100) substrate with a size of  $15 \text{ mm} \times 25 \text{ mm} \times 0.53 \text{ mm}$  by means of SAB.<sup>12)</sup> Prior to the bonding, the diamond surface was polished by chemicalmechanical polishing. The averaged roughness (Ra) of diamond and Si surfaces were measured to be 0.32 nm and 0.25 nm, respectively, by an atomic force microscope. After bonding, a p-type diamond layer was deposited on the HPHT diamond by microwave plasma assisted chemical vapor deposition (MWCVD). Prior to the diamond layer deposition, the diamond/Si bonded sample was cleaned with acetone and ethanol in an ultrasonic bath for 300 s, dried under N<sub>2</sub>. During deposition, the methane concentration, plasma power, substrate temperature, and chamber pressure were 1%, 750 W, ~930 °C, and 50 Torr, respectively. The growth rate was  $0.5 \,\mu m \, h^{-1}$  and the thickness of the deposited p-type layer was 1  $\mu$ m. The impurity concentration was not introduced intentionally.

H-surface termination was performed by exposing diamond surface to H plasma in the MWCVD reactor. The H-terminated diamond surface was exposed to 2% NO<sub>2</sub> gas



Fig. 1. (Color online) Schematic of the diamond FET fabrication process on diamond bonded to Si substrate.

diluted with  $N_2$  gas (purity 5 N) for 10 min. The adsorbed NO2 could increase hole concentration in the deposited diamond layer.<sup>13,14)</sup> And then, Au ohmic contacts as source and drain electrodes were fabricated on H-terminated diamond surface using photolithography and lift-off techniques. To passivate the NO2 adsorbed H-terminated diamond surface, an Al<sub>2</sub>O<sub>3</sub> over-layer with a thickness of 16 nm was deposited by atomic layer deposition technique in the atomic layer-by-layer mode at 180 °C. Trimethylaluminum and H<sub>2</sub>O were used as a source of Al and O, respectively. The deposition process of Al<sub>2</sub>O<sub>3</sub> layer was the same as that reported for high performance diamond power FETs.<sup>15)</sup> Finally, the gate electrode was formed by Al deposition on the deposited Al<sub>2</sub>O<sub>3</sub> layer and the lift-off technique. An optical microscope image of the diamond FETs fabricated on diamond bonded to Si substrate is shown in Fig. 2.

The *I*–*V* characteristics of the FETs were measured using a semiconductor parameter analyzer (Agilent:4156 A). The diamond/Si bonded sample was annealed at 1000 °C for 5 min and 12 h in N<sub>2</sub> gas ambient pressure. The chemical bonding structures of the bonded interface without and with annealing at 1000 °C were evaluated by XPS (ESCA-3400) with a monochromatic Mg  $K\alpha$  X-ray radiation source. The interfacial structures of diamond/Si heterostructure were investigated using TEM (JEM-2200FS).

The optical microscope images of the diamond/Si bonded sample surface without and with annealing at 1000 °C are shown in Figs. 3(a) and 3(b), respectively. No fringe patterns due to unbonded regions were observed on diamond/Si bond area, indicating that an entire area bonding of diamond and Si was achieved. Even for the diamond/Si bonded sample annealed at temperature as high as 1000 °C, the reduction in the bonded area was not observed, which is as same as that of the bonded sample without annealing. These results indicated that the bonding interface has a good thermal stability when a 1000 °C thermal load is applied. In addition, the bonding interface annealing at 1000 °C for 12 h was also conducted (not shown in the figure), no change in the bonded area was observed.

A low and high magnification cross-sectional TEM images of the diamond/Si bonding interface with annealing at 1000 °C are shown in Figs. 4(a) and 4(b), respectively. A straight line indicates the center of the bonded sample corresponding to the bonding interface between diamond and Si. A significant contrast was observed between diamond and Si in regions of 10 nm away from the bonding interface, which originates from the elastic deformation of diamond and Si by the residual strain. It is noted that most regions of the bonding interface are smooth, and no voids or fractures were observed at the interface, which suggests that the surface atoms of diamond



**Fig. 2.** (Color online) A optical microscope image of the diamond FETs fabricated on diamond bonded to Si substrate (the inset shows a top view image of diamond FETs).



Fig. 3. (Color online) The optical microscope images of the diamond/Si bonded sample surface without (a) and with annealing at  $1000 \text{ }^{\circ}\text{C}$  (b).



**Fig. 4.** (Color online) A low (a) and high magnification (b) cross-sectional TEM images of the diamond/Si bonding interface with annealing at 1000 °C.

and Si had directly bonded each other. As shown in Fig. 4(b), we found that an intermediate layer with a thickness of about 5 nm was formed at the bonding interface and a part of intermediate layer is irregularly structured close to the Si side of the bonding interface.

The C1s and Si 2p spectra of the diamond/Si bonding interface without and with annealing at 1000 °C are shown in Figs. 5(a) and 5(b), respectively. The spectra were fitted assuming a Gaussian function using Shirley's method after the backgrounds subtraction. As shown in Fig. 5(a), the C1s spectrum of the bonding interface without annealing was decomposed into component located at 285.4, 286.4, and 289.4 eV. These are assigned to sp<sup>2</sup> and sp<sup>3</sup> bonded carbons, and C–O/C–O–C bonding state, respectively.<sup>16,17)</sup> For the diamond/Si bonding interface without annealing, no any components were detected in the Si 2p spectrum of the bonding interface [Fig. 5(a)].

For the diamond/Si bonding interface with annealing at 1000 °C [Fig. 5(b)], the C1s spectrum was decomposed into two peaks located at 282.7 and 283.6 eV. These are attributed to Si–C and C–H chemical bonding states, respectively. We should note that no  $sp^2$  and  $sp^3$  component peaks were

observed in the C1s spectrum of diamond with annealing at 1000 °C. This indicates that amorphous carbon or graphite and diamond components were eliminated after annealing at 1000 °C. Figure 5(b) shows that the Si 2p spectrum was decomposed into two peaks located at the binding energy of 100.6 and 101.2 eV. These peaks are attributed to Si–C and C–O–Si bonds, respectively.

Figure 6 shows the drain current  $(I_{\rm DS})$  and drain bias  $(V_{\rm DS})$  characteristics of diamond FET with a gate length  $(L_{\rm G})$  of 3  $\mu$ m and gate width  $(W_{\rm G})$  of 300  $\mu$ m on diamond bonded to Si. The gate bias  $(V_{\rm GS})$  was varied from -4 to 10 V with a voltage step of 2 V. The FET shows normally-on characteristics, and the channel is pinched off at  $V_{\rm GS} = 10$  V. As the  $V_{\rm GS}$  decrease, the saturation current increases. The maximum  $I_{\rm DS}$  and transconductance  $(g_{\rm m})$  are obtained to be 43.5 mA mm<sup>-1</sup> and 4.6 mS mm<sup>-1</sup>, respectively. The maximum  $I_{\rm DS}$  is smaller than those for diamond FETs,<sup>18,19)</sup> which attributed to the long gate length and the short time of exposing NO<sub>2</sub> gas. The threshold voltage  $(V_{\rm TH})$  and the pinch-off voltage  $(V_{\rm P})$  of FET are estimated to be 8 V and 9.3 V, respectively, and the acceptor concentration  $(N_{\rm A})$  of the deposited diamond layer is calculated to be 5.8 × 10<sup>15</sup> cm<sup>-3</sup> from the  $I_{\rm DS}-V_{\rm DS}$  characteristics.

The sp<sup>3</sup>/(sp<sup>2</sup> + sp<sup>3</sup>) ratio calculated was estimated from the integrated intensity of the sp<sup>2</sup> and sp<sup>3</sup> peaks to be about 25.4%. The lower sp<sup>3</sup>/(sp<sup>2</sup> + sp<sup>3</sup>) ratio may be due to a part of diamond on the surface was decomposed into amorphous carbon by Ar beam irradiation. It has been reported that the diamond film was changed to amorphous carbon by ion irradiation.<sup>20)</sup> The observed C–O/C–O–C, C–H, and C–O–Si bonds should be resulted from hydrocarbon and oxide formed on the surface of diamond during Si removal processes. We found that Si–C bond was observed in the C1s and Si 2p spectra after annealing at 1000 °C. This indicates that diamond bonded to Si forms a thin Si<sub>x</sub>C<sub>1–x</sub> layer at the interface after annealing at 1000 °C. This result is consistent with the intermediate layer formed at the bonding interface with annealing at 1000 °C.

It has been reported that the thickness of the amorphous layer formed at the bonding interface strongly depended on the post-annealing temperature, which decreased with increasing annealing temperature and the amorphous layer finally disappeared after annealing at a certain temperature due to the recrystallization of the amorphous layer.<sup>21,22)</sup> After annealing process, the thinned amorphous layer would be much more difficult to relax the residual stress caused by thermal expansion coefficient mismatch between diamond and Si. The observed  $Si_xC_{1-x}$  intermediate interface layer should be formed by the inter-diffusion of carbon and silicon atoms near the bonding interface at high annealing temperatures. Instead of the amorphous layer the intermediate interface layer played a role of relaxation layer, which enables the diamond/Si bonding interface to have a good thermal stability. On the other hand, we performed a simple bonding strength test, in which the separation of diamond and Si was not observed when a load of 300 N applied to the cross section of diamond. More importantly, no structural defects such as cracks were observed at the interface with annealing at as high as 1000 °C, and no diamond separation were observed during diamond FETs fabrication. These mean that



Fig. 5. (Color online) C1s and Si 2p spectra of diamond/Si bonded sample interface without (a) and with annealing at 1000 °C (b).



**Fig. 6.** (Color online)  $I_{DS}-V_{DS}$  characteristics for various gate voltages  $V_{GS}$  of p-channel diamond FETs with a NO<sub>2</sub> absorbed H-terminated diamond surface and an ALD Al<sub>2</sub>O<sub>3</sub> over-layer.

the diamond/Si bonding interface could withstand the semiconductor device fabrication process and temperature less than 1000 °C.

In summary, diamond/Si bonding interface with a bonding area of  $4 \times 4 \text{ mm}^2$  was achieved by SAB at room temperature. The thermal stability of the bonding diamond/Si interface and the fabrication of diamond FETs on diamond bonded to Si were demonstrated. No reduction in the bonding

area and any mechanical cracks were observed at the bonding interface after annealing at temperature as high as 1000 °C. The FET exhibited normally-on behavior with clear pinched-off characteristics at room temperature. An intermediate layer with a thickness of 5 nm was observed at the bonding interface after annealing at 1000 °C, which was determined to be  $Si_xC_{1-x}$ layer by XPS measurements.

**Acknowledgements** This work was supported partly by Hirose International Scholarship Foundation and the Grant-in-Aid for Challenging Exploratory Research (16K13676) of the Ministry of Education, Culture, Sports, Science, and Technology (MEXT), Japan.

- J. Isberg, J. Hammersberg, E. Johanssion, T. Wikström, D. J. Twitchen, A. J. Whitehead, S. E. Core, and G. A. Scarsbrook, Science 297, 1670 (2002).
- A. T. Collins, in *Properties and Growth of Diamond*, ed. G. Davies, (Inspec, London, 1994), p. 284.
- E. Kohn and W. Ebert, in *Low-Pressure Synthetic Diamond*, ed. B. Dishcler and C. Wild (Springer, Berlin, 1998), p. 331.
- T. Matsumae, Y. Kurashima, H. Umezawa, Y. Mokuno, and H. Takagi, Microelectron. Eng. 195, 68 (2018).
- J. Liang, T. Miyazaki, M. Morimoto, S. Nishida, N. Watanabe, and N. Shigekawa, Appl. Phys. Express 6, 021801 (2013).
- J. Liang, S. Nishida, M. Arai, and N. Shigekawa, Appl. Phys. Lett. 104, 161604 (2014).
- 7) E. Higurashi, K. Okumura, K. Nakasuji, and T. Soga, Jpn. J. Appl. Phys. 54, 030207 (2015).
- S. Yamajo, J. Liang, and N. Shigekawa, Jpn. J. App. Phys. 57, 02BE02 (2018).
- 9) J. Liang, S. Masuya, M. Kasu, and N. Shigekawa, Appl. Phys. Lett. 110, 111603 (2017).

- H. Yamada, A. Chayahara, Y. Mokuno, H. Umezawa, S. Shikata, and N. Fujimori, Appl. Phys. Express. 3, 051301 (2010).
- H. Kato, H. Umezawa, N. Tokuda, D. Takeuchi, H. Okushi, and S. Yamasaki, Appl. Phys. Lett. 93, 202103 (2008).
- 12) J. Liang, T. Miyazaki, M. Morimoto, S. Nishida, and N. Shigekawa, J. Appl. Phys. 114, 183703 (2013).
- 13) M. Kubovic and M. Kasu, Jpn. J. Appl. Phys. 49, 110208 (2010).
- 14) M. Kubovic, M. Kasu, and H. Kageshima, Appl. Phys. Lett. 96, 052101 (2010).
- 15) K. Hirama, H. Sato, Y. Harada, H. Yamamoto, and M. Kasu, IEEE Electron Device Lett. 33, 1111 (2012).
- 16) D. Bullutaud, N. Simon, H. Girard, E. Rzepka, and B. Bouchet-Fabre, Diam. Relat. Mater. 15, 716 (2006).
- 17) B. Humbert, N. Hellala, J. J. Ehrhardt, S. Barrat, and E. Bauer-grosse, Appl. Sur. Sci. 254, 6400 (2008).
- 18) K. Hirama, H. Sato, Y. Harada, H. Yamamoto, and M. Kasu, Jpn. J. Appl. Phys. 51, 090112 (2012).
- 19) M. Kasu, H. Sato, and H. Hirama, Appl. Phys. Express 5, 025701 (2012).
- 20) P. Reinke, G. Francz, and P. Oelhafen, Phys. Rev. B 54, 7067 (1996).
- 21) M. M. R. Howlader, T. Suga, F. Zhang, T. H. Lee, and M. J. Kim, Electrochem. Solid-State Lett. 13, H61 (2010).
- 22) M. M. R. Howlader and F. Zhang, Thin Solid Films 519, 804 (2010).