## **Reprinted** from



## Electrical Properties of p-Si/n-GaAs Heterojunctions by Using Surface-Activated Bonding

Jianbo Liang, Tatsuya Miyazaki, Masashi Morimoto, Shota Nishida, Noriyuki Watanabe, and Naoteru Shigekawa

Appl. Phys. Express 6 (2013) 021801

© 2013 The Japan Society of Applied Physics

Applied Physics Express 6 (2013) 021801

http://dx.doi.org/10.7567/APEX.6.021801

## Electrical Properties of p-Si/n-GaAs Heterojunctions by Using Surface-Activated Bonding

Jianbo Liang<sup>1</sup>, Tatsuya Miyazaki<sup>1</sup>, Masashi Morimoto<sup>1</sup>, Shota Nishida<sup>1</sup>, Noriyuki Watanabe<sup>2</sup>, and Naoteru Shigekawa<sup>1\*</sup>

<sup>1</sup>Department of Electrical Engineering, Osaka City University, Osaka 558-8585, Japan <sup>2</sup>NTT Photonics Laboratories, Nippon Telegraph and Telephone Corporation, Atsugi, Kanagawa 243-0198, Japan E-mail: shigekawa@elec.eng.osaka-cu.ac.jp

Received December 6, 2012; accepted December 26, 2012; published online January 23, 2013

The electrical properties of p-Si/n-GaAs heterojunctions fabricated by using surface-activated bonding (SAB) were investigated by measuring their current–voltage (I-V) and capacitance–voltage (C-V) characteristics. The I-V characteristics showed rectifying properties. Their flat-band voltage obtained from C-V measurements was around 1.6 V. Observation by using field-emission-scanning electron microscopy and energy dispersive X-ray spectroscopy revealed neither structural deficits nor oxide layers at the interfaces. These results suggest that the SAB-based Si/GaAs heterojunctions are applicable for fabricating novel devices. (© 2013 The Japan Society of Applied Physics

he direct wafer bonding method has been employed for forming a variety of semiconductor junctions such as Si/Si,<sup>1)</sup> Si/SiO<sub>2</sub>,<sup>2,3)</sup> GaAs/Si,<sup>4)</sup> InP/Si,<sup>5)</sup> GaAs/ GaAs,<sup>6)</sup> and GaAs/InP<sup>7,8)</sup> junctions. These junctions, some of which are difficult to be made by conventional semiconductor growth technologies, such as molecular beam epitaxy and metal organic vapor phase epitaxy, were used for fabricating functional devices such as silicon-oninsulator structures,<sup>2,3)</sup> light-emitting diodes integrated on Si substrates,<sup>5)</sup> laser diodes,<sup>7)</sup> and tandem solar cells.<sup>8)</sup>

The process for removing native oxide layers on the bonding surfaces is essential prior to forming the abovecited junctions. Furthermore, processes at higher temperatures (typically >500 °C) during and/or after bonding are required for realizing junctions with better electrical characteristics.<sup>6,8)</sup> Such high-temperature processes, however, might cause the diffusion of impurities through the interfaces or mechanical deficits due to the difference in the thermal expansion coefficients of bonded substrates, which are assumed to limit the area of applications of the direct wafer bonding.

Surface-activated bonding (SAB),<sup>9–13)</sup> in which surfaces of substrates are activated by the fast atom beams of Ar prior to bonding, has enabled us to bond substrates without heating.<sup>9)</sup> Given that SAB has mainly been employed for fabricating micro-electro-mechanical systems, the prime concern in relevant research has been the mechanical and structural properties of junctions,<sup>11,12)</sup> although current–voltage (*I–V*) characteristics of SAB-based Si/Si, Si/GaN, and Si/InP junctions were reported.<sup>10,13)</sup>

In this work, p-Si/n-GaAs heterojunctions were fabricated by SAB, their electrical properties were characterized by I-V and capacitance-voltage (C-V) measurements. Furthermore their interface was investigated by field emission-scanning electron microscopy (FE-SEM) and energy dispersive X-ray spectroscopy (EDS). The applicability of the heterojunctions for novel functional devices such as Si/III–V tandem solar cells was explored based on these measurements.

We employed B-doped (100) p-Si and Si-doped (100) n-GaAs substrates. The Hall measurements at room temperature revealed that the resistivity and carrier concentration were  $0.1 \Omega \cdot \text{cm}$  and  $(N_{A,Si} =) 2.4 \times 10^{17} \text{ cm}^{-3}$ , and  $0.002 \Omega \cdot \text{cm}$  and  $(N_{D,GaAs} =) 1.1 \times 10^{18} \text{ cm}^{-3}$ , for the p-Si and n-GaAs substrates, respectively. These substrates were cleaned with acetone and ethanol in an ultrasonic bath for 300 s, dried under N<sub>2</sub>, and then set in the introduction

chamber of SAB facilities. It is noteworthy that prior to bonding, no procedure for removing native oxide layers on the surfaces of Si and GaAs substrates was utilized. The top surfaces of the substrates were activated by using an argon fast atom beam. After the surface activation, two substrates were brought into contact by pressing for 60 s. The temperature of the substrates was not intentionally raised while they were pressed. The in-plane directions of the substrates were not precisely aligned with each other. After the two substrates were bonded to each other, Al/Ni/Au and AuGe/ Ni/Ti/Au multilayers were evaporated on the bottom surfaces of p-Si and n-GaAs substrates, respectively. The ohmic contacts were formed by a rapid thermal annealing at 400 °C for 60 s. Samples were then diced into  $4 \text{ mm}^2$  pieces. Their I-V characteristics were measured by using an ADCMT 6242 Source Measurement Unit at temperatures between 298 and 473 K. The C-V characteristics were measured by using an Agilent E4980A Precision Impedance Analyzer at room temperature. An FE-SEM equipped with EDS facilities (JEOL JSM6500F) was employed for the cross-sectional characterizations for sides formed by dicing.

Figure 1(a) shows the cross-sectional FE-SEM image. The EDS results for the side of the GaAs substrate, the Si/GaAs interface, and the side of the Si substrate are shown in Figs. 1(b)–1(d), respectively. The areas for the respective EDS observations are marked as a1, a2, and a3 in Fig. 1(a). Areas a1 and a3 are separated from the Si/GaAs interface by approximately  $2\mu$ m. The atomic ratio of oxygen extracted for area a2 (4.59%) is close to that for a1 (4.19%), but larger than that for a3 (2.20%). More importantly, no structural deficits such as cracks were observed at the interface as shown in Fig. 1(a).

The *I*–*V* characteristic of one die at room temperature is shown in Fig. 2(a). The curve revealed rectifying properties similarly to those in conventional pn junctions. The onset for forward bias voltage was found to be 0.38 V. The inset shows the *I*–*V* characteristics measured at temperatures between 298 and 473 K. The respective curves revealed a more marked asymmetric nature at lower temperatures. It is noteworthy, however, that the magnitude of the current increased as the junctions were more deeply reverse biased. Furthermore, as the temperature was raised, the magnitude of the current for the reverse bias voltages increased while their slope remained almost invariant to temperature. The  $1/C^2-V$  characteristics measured at room temperature and at a frequency of 100 kHz are shown in Fig. 2(b). The characteristics revealed a straight line and the flat band

## Appl. Phys. Express 6 (2013) 021801



Fig. 1. FE-SEM cross-sectional image of the interface of Si/GaAs (a), and EDS composition maps in the GaAs around  $2\,\mu m$  apart from the interface of Si/GaAs (b), on the interface of Si/GaAs (c), and in the Si around  $2\,\mu m$  apart from the interface of Si/GaAs (d).

voltage was found to be  $\sim 1.6 \text{ V}$  by linearly extrapolating  $1/C^2$  to zero.

The result that  $1/C^2$  linearly depends on the bias voltage suggests that the crudest model is applicable for the diffusion



**Fig. 2.** (a) *I–V* characteristic of SAB-based p-Si/n-GaAs junctions measured at room temperature. The inset shows *I–V* characteristic of p-Si/n-GaAs junctions measured at temperatures between 298 and 473 K. (b) *C–V* characteristics of SAB-based p-Si/n-GaAs junctions measured at 298 K. The inset shows the difference in work functions between p-Si and n-GaAs.

potential in p-Si/n-GaAs heterojunction  $V_d$ , which is given by the difference in the work functions between p-Si and n-GaAs<sup>14)</sup> and is expressed as

$$qV_{\rm d} = E_{\rm gp} + \Delta E_{\rm c} + \delta_{\rm n} - \delta_{\rm p},\tag{1}$$

where q is the elementary charge,  $E_{gp}$  is the energy gap of p-Si,  $\Delta E_c$  is the conduction-band discontinuity, and  $\delta_p$  and  $\delta_n$  refer to the position of the Fermi energies relative to the valence-band maximum in p-Si and that relative to the conduction-band minimum in n-GaAs, respectively. [See the inset of Fig. 2(b).] Note that the above expression is based on the assumption that no electric charges are placed at the interfaces. Using Eq. (1),  $\Delta E_c$  is estimated to be 0.593 eV, which is in semi quantitative agreement with that obtained for wafer-bonded GaAs/Si isotype heterojunctions (0.579 eV).<sup>4</sup>

In this framework,  $d(1/C^2)/dV$  is given by

$$d(1/C^2)/dV = -\frac{2(\varepsilon_{\text{GaAs}}N_{\text{D,GaAs}} + \varepsilon_{\text{Si}}N_{\text{A,Si}})}{qN_{\text{D,GaAs}}N_{\text{A,Si}}\varepsilon_{\text{GaAs}}\varepsilon_{\text{Si}}},\qquad(2)$$

by referring to dielectric constants of Si ( $\varepsilon_{si}$ ) and GaAs ( $\varepsilon_{GaAs}$ ). By using Eq. (2),  $d(1/C^2)/dV$  is found to be 6 ×  $10^{13}$  cm<sup>4</sup>/(F<sup>2</sup>·V) and is close to measurements [ $\approx 6.7 \times 10^{13}$ 

cm<sup>4</sup>/(F<sup>2</sup>·V)]. In addition, the thicknesses of the depletion layers are estimated to be  $\approx$ 84 and  $\approx$ 18 nm in p-Si and n-GaAs layers (not depicted), respectively, in the case of zero-bias voltages. The resultant capacitance amounts to  $\approx$ 1.1 × 10<sup>-7</sup> F/cm<sup>2</sup>, which is close to the measurements.

Here, we note that the characteristic X-ray signals in EDS measurements are generated in a region with a depth of a few micrometers, and that the signals due to oxygen in the a1 and a3 EDS results are likely to be attributed to the native oxide layer with atomic-layer thicknesses formed on the surface of GaAs and Si, respectively. We are then led to the hypothesis that stronger signals due to oxygen should be observed in the a2 EDS results [Fig. 1(c)] if the oxide layer were to be formed on the Si/GaAs interface. The result that the atomic ratio of oxygen in the a2 area is close to that in the a1 area, consequently, suggests that the Si/GaAs interface is free from the hypothetical oxide layer, which is supported by the results of the transmission electron microscopy-EDS observation for SAB-based Si/Si junctions.<sup>13)</sup> The difference in the atomic ratio of oxygen between a1 and a3 areas might be attributable to the amount of oxygen in native oxides of Si and GaAs.<sup>15)</sup>

The features in the I-V characteristics such as (1) increase in current due to deeper reverse bias and (2) slope in current almost invariant to temperature are similar to those for SABbased p-Si/n-Si junction.<sup>13)</sup> We found that those features were consistent with the scheme of trap-assisted tunneling<sup>16</sup>) with a trap energy of ~0.1 eV in comparison with analyses by using other schemes for the carrier transport in reversebiased junctions such as generation-recombination model,<sup>17</sup>) Frenkel–Poole model,<sup>18</sup> and band-to-band tunneling model.<sup>19</sup> Such kind of tunneling process is likely to explain the low onset observed in I-V characteristics with forward bias voltages. The difference between the onset I-V characteristics and the flat-band voltage in C-V characteristics suggests that the response of traps at the interface is slower than the frequency for C-V measurements.

Although there are leak currents in the SAB-based p-Si/ n-GaAs heterojunctions, which is attributable to tunneling through  $\sim 0.1 \text{ eV}$  traps, it is notable that (1) the junctions revealed rectifying properties, and (2) their inverse of square of capacitance almost linearly depended on the bias voltage. Such features in electrical properties are likely to be consistent with the results of FE-SEM EDS analysis showing no evidence of possible oxide layers at the Si/GaAs interfaces. These findings, together with the result of SEM observation showing that the two substrates were firmly bonded to each other, suggest that the SAB-based Si/GaAs heterojunctions are applicable for fabricating novel functional devices.

In summary, p-Si/n-GaAs heterojunctions were successfully fabricated by using the SAB without heating the substrates. Their current–voltage characteristics showed rectifying properties. Their capacitance–voltage characteristics were consistent with a simple model for the diffusion potential, which is based on the assumption that no electrical charges are located at the interfaces. These findings, together with the results of the cross-sectional observation by using FE-SEM EDS, suggest the potentiality of the SAB method.

**Acknowledgments** This work was supported by "Creative research for clean energy generation using solar energy" project in Core Research for Evolutional Science and Technology (CREST) programs of the Japan Science and Technology Agency (JST).

- K. D. Hobart, M. E. Twigg, F. J. Kub, and C. A. Desmond: Appl. Phys. Lett. 72 (1998) 1095.
- 2) T. Abe, T. Taker, A. Uchiyama, K. Yoshizawa, and Y. Nakazato: Jpn. J. Appl. Phys. 29 (1990) L2311.
- W. P. Maszara, G. Goetz, A. Caviglia, and J. B. Mckitterick: J. Appl. Phys. 64 (1988) 4943.
- 4) Y. C. Zhou, Z. H. Zhu, D. Crouse, and Y. H. Lo: Appl. Phys. Lett. 73 (1998) 2337.
- 5) H. Wada and T. Kamijoh: Jpn. J. Appl. Phys. 37 (1998) 1383.
- F. Shi, K.-L. Chang, J. Epple, C.-F. Xu, K. Y. Cheng, and K. C. Hsieh: J. Appl. Phys. 92 (2002) 7544.
- 7) H. Wada, Y. Ogawa, and T. Kamijoh: Appl. Phys. Lett. 62 (1993) 738.
- K. Tanabe, A. F. I. Morral, and H. A. Atwater: Appl. Phys. Lett. 89 (2006) 102106.
- H. Takagi, K. Kikuchi, R. Maeda, T. R. Chung, and T. Suga: Appl. Phys. Lett. 68 (1996) 2222.
- 10) M. M. R. Howlader, T. Watanabe, and T. Suga: J. Appl. Phys. 91 (2002) 3062.
- M. M. R. Howlader, H. Okada, T. H. Kim, T. Itoh, and T. Suga: J. Electrochem. Soc. 151 (2004) G461.
- 12) H. Takagi and R. Maeda: J. Micromech. Microeng. 15 (2005) 290.
- 13) N. Shigekawa, N. Watanabe, and E. Higurashi: Proc. 3rd Int. IEEE Workshop Low-Temperature Bonding for 3D Intergration, 2012, p. 109.
- 14) S. M. Sze: *Physics of Semiconductor Devices* (Wiley, New York, 1981) 2nd ed., p. 126.
- 15) G. Hollinger, R. Skheyta-Kabbani, and M. Gendry: Phys. Rev. B 49 (1994) 11159.
- 16) R. Mahapatra, A. K. Chakraborty, N. Poolamai, A. Horsfall, S. Chattopadhyay, N. G. Wright, K. S. Coleman, P. G. Coleman, and C. P. Burrows: J. Vac. Sci. Technol. B 25 (2007) 217.
- 17) C. T. Sah, R. N. Noyce, and W. Shockley: Proc. IRE 45 (1957) 1228.
- 18) J. Frenkel: Phys. Rev. 54 (1938) 647.
- 19) R. B. Fair and H. W. Wivell: IEEE Trans. Electron Devices 23 (1976) 512.